My CPU when the L1 cache misses



EECS 370

Improving Caches

#### Announcements

- My office hours on Wed 11/8 are cancelled
- Lab 9 meets Fr/M
- P3 Checkpoint due tonight
  - Full P3 due Thu 11/9
- Homework 3 due Mon 11/6



# Agenda

- Larger Cache Blocks
- Extra Problems
- LRU with More than Two Blocks
- Write-Through Cache
- Write-Back Cache



# Calculating Size

- How many bits is used in cache?
  - Storing data
    - 2 bytes of SRAM
  - Calculate overhead (non-data)
    - This cost is often forgotten for caches, but it drives up the cost of real designs!
    - 2 4-bit tags
    - 2 valid bits
- What is the storage requirement

Poll: Which of the following would reduce tag overhead (as an overall percentage)? (select all that apply)

a) Increase number of cache entries The percentage is the same.

b) Decrease number of cache entries

c) Use smaller addresses But only the isA has the decision for the size of address.

d) Store more data in each cache entry

### How can we reduce overhead?

- Have a smaller address
  - Impractical, and caches are supposed to be micro-architectural
- Cache bigger units than bytes
  - Each block has a single tag, and blocks can be whatever size we choose.







# Figuring out the tag

 If block size is N, what's the pattern for figuring out the tag from the address?

• 
$$tag = \left[\frac{addr}{block \ size}\right]$$

- If block size is power of 2, then this is just everything except the  $\log_2(block\ size)$  bits of the address in binary!
- E.g.

$$0d11 = 0b1011$$
 $Tag = 0b101 = 0d5$ 
 $Block\ Of\ fset = 1$ 

 Remaining bits (block offset) tells us how far into the block the data is





















<u>Poll:</u> Complete the last 3 instructions yourself





























# Spatial Locality

- Notice that when we accessed address 1, we also brought in address
  - This turned out to be a good thing, since we later referenced address 0 and found it in the cache
- This is taking advantage of spatial locality:
  - If we access a memory location (e.g. 1000), we are more likely to access a location near it (e.g. 1001) than some random location
  - Arrays and structs are a big reason for this

```
for(i=0; i < N; i++)
  for(j = 0; j < N; j++ )
  {
     count++;
     arrayInt[i][j] = 10;
}</pre>
```



# Agenda

- Larger Cache Blocks
- Extra Problems
- LRU with More than Two Blocks
- Write-Through Cache
- Write-Back Cache



# Extra Practice Problem





# Solution to Practice Problem



# Solution to Practice Problem



EECS 370: Introduction to Computer Organization

# Extra Class Problem

\*We'll see later that this is called a "fully-associative cache"

- Given a cache that works as we've described\* with the following configuration: total size is 8 bytes, block size is 2 bytes, LRU replacement. The memory address size is 16 bits and is byte addressable.
  - 1. How many bits are for each tag? How many blocks in the cache?

2. For the following reference stream, indicate whether each reference is a hit or miss: 0, 1,

MH

3. What is the hit rate?

4. How many bits are needed for storage overhead for each block?

Overhead = Tag + Valid + 
$$LRU = 18$$
 bits
$$(15) \qquad (1) \qquad (log_{5}^{(4)})$$

# Extra Class Problem



\*We'll see later that this is called a "fully-associative cache"

- Given a cache that works as we've described\* with the following configuration: total size is 8 bytes, block size is 2 bytes, LRU replacement. The memory address size is 16 bits and is byte addressable.
  - 1. How many bits are for each tag? How many blocks in the cache?



2. For the following reference stream, indicate whether each reference is a hit or miss: 0, 1,



3. What is the hit rate?

4. How many bits are needed for storage overhead for each block?



# Agenda

- Larger Cache Blocks
- Extra Problems
- LRU with More than Two Blocks
- Write-Through Cache
- Write-Back Cache



- If we have more than 2 things we're keeping track of...
  - Can't just track LRU
  - Once we access that element, how do we know which of the other elements are LRU?
  - Must track the full ordering of when elements were accessed\*
- Each element must store a number [0-(N-1)] -> log<sub>2</sub>(N) bits
- 0 is LRU, 1 is 2<sup>nd</sup> LRU... N-1 is most recently used



- If we have more than 2 things we're keeping track of...
  - Can't just track LRU
  - Once we access that element, how do we know which of the other elements are LRU?
  - Must track the full ordering of when elements were accessed\*
- Each element must store a number [0-(N-1)] -> log<sub>2</sub>(N) bits
- 0 is LRU, 1 is 2<sup>nd</sup> LRU... N-1 is most recently used
- When element i is used:

```
X = counter[i]
counter[i] = N-1
for (j=0 to N-1)
  if ((j != i) AND (counter[j]>X)) counter[j]—
```



- If we have more than 2 things we're keeping track of...
  - Can't just track LRU
  - Once we access that element, how do we know which of the other elements are LRU?
  - Must track the full ordering of when elements were accessed\*
- Each element must store a number [0-(N-1)] -> log<sub>2</sub>(N) bits
- 0 is LRU, 1 is 2<sup>nd</sup> LRU... N-1 is most recently used
- When element i is used:

```
X = counter[i]
counter[i] = N-1
for (j=0 to N-1)
   if ((j != i) AND (counter[j]>X)) counter[j]—
```

| Initial State |   |   |   |              |
|---------------|---|---|---|--------------|
| Element       | 0 | 1 | 2 | 3            |
| Count         | 0 | 1 | 2 | ന <b>്ട്</b> |

| Access Element 2 |   |   |   |   |
|------------------|---|---|---|---|
| Element          | 0 | 1 | 2 | 3 |
| Count            | 0 | 1 | 3 | 2 |

```
Find the Count for all Element and cheek if it's bigger than 2.

if it is, then "-1"
```



- If we have more than 2 things we're keeping track of...
  - Can't just track LRU
  - Once we access that element, how do we know which of the other elements are LRU?
  - Must track the full ordering of when elements were accessed\*
- Each element must store a number [0-(N-1)] -> log<sub>2</sub>(N) bits
- 0 is LRU, 1 is 2<sup>nd</sup> LRU... N-1 is most recently used
- When element i is used:

```
X = counter[i]
counter[i] = N-1
for (j=0 to N-1)
   if ((j != i) AND (counter[j]>X)) counter[j]—
```

- Evict element with counter = 0 when needed
- Get's expensive for moderate to large N

| Initial State |   |   |   |   |
|---------------|---|---|---|---|
| Element       | 0 | 1 | 2 | 3 |
| Count         | 0 | 1 | 2 | 3 |

| Access Element 2 |   |   |   |   |  |
|------------------|---|---|---|---|--|
| Element          | 0 | 1 | 2 | 3 |  |
| Count            | 0 | 1 | 3 | 2 |  |

| Access Element 0 |   |   |   |   |
|------------------|---|---|---|---|
| Element          | 0 | 1 | 2 | 3 |
| Count            | 3 | 0 | 2 | 1 |



# Agenda

- Larger Cache Blocks
- Extra Problems
- LRU with More than Two Blocks
- Write-Through Cache
- Write-Back Cache



# What about stores?

- Where should you write the result of a store?
  - If that memory location is in the cache:

- Send it to the cache.Should we also send it to memory?
  - (write-through policy)
  - If it is not in the cache:

- Allocate the line (put it in the cache)?

   (allocate-on-write policy)
   Write it directly to memory without allocation?
  - (no allocate-on-write policy)

Choice I and choice 2 are independent to each other



# Handling stores (write-through, allocate on write)



# write-through, allocate on write (REF 1)





# write-through, allocate on write (REF 1)





# write-through, allocate on write (REF 2)





#### write-through, allocate on write (REF 2)





# write-through, allocate on write (REF 3)

Also into memory. Cache **Processor Memory** V tag data 72 Ld R1  $\leftarrow$  M[ 1 ] Ld R2  $\leftarrow$  M[ 7 ] Iru 1 **150** St  $R2 \rightarrow M[0]$ 162 St  $R1 \rightarrow M[5]$ 3 162 Ld R2  $\leftarrow$  M[ 10 ] **173** <u>18</u> 33 10 11 28 R0 12 19 R1 Misses: 2 13 **173** 200 **R2** 14 210 Hits: 0 **R3 225** 



#### write-through, allocate on write (REF 3)





#### write-through, allocate on write (REF 4)





#### write-through, allocate on write (REF 4)





#### write-through, allocate on write (REF 6)





#### write-through, allocate on write (REF 6)





# How many memory references?

- Each miss reads a block
  - 2 bytes in this cache
- Each store writes a byte
- Total reads: 8 bytes Miss=4 4x2=8.
- Total writes: 2 bytes 2 store instruction 2x1=2
- but caches generally miss < 20%</li>
  - Can we take advantage of that?
  - Multi-core processors have limited bandwidth between caches and memory
  - Extra stores also cost power



#### Next time

- Write-back Caches
- Direct-mapped vs associative caches.



# Agenda

- Larger Cache Blocks
- Extra Problems
- LRU with More than Two Blocks
- Write-Through Cache
- Write-Back Cache



# Write-through vs write-back

- Can we design the cache to NOT write all stores to memory immediately?
  - Keep the most recent copy in the cache and update the memory only when that data is evicted from the cache (write-back)
  - Do we need to write-back all evicted lines?
    - No, only blocks that have been modified
    - Keep a "dirty bit", reset when the line is allocated, set when the block is stored into. If a block is "dirty" when evicted, write its data back into memory.



#### Handling stores (write-back)





# write-back (REF 3)





# write-back (REF 3)





# write-back (REF 4)





# write-back (REF 4)





# write-back (REF 5)





# write-back (REF 5)





# write-back (REF 5)





# How many memory references?

- Each miss reads a block
  - 2 bytes in this cache
- Each evicted dirty cache line writes a block
- Total reads: 8 bytes
- Total writes: 4 bytes (after final eviction)

```
2 dirty block. each has 2 bytes 2*2=4
```

For this example, would you choose write-back or write-through?

Write-back works best when we write to a particular address multiple times before evicting



#### Review: Writes

| Store w No Allocate | Write-Back                                                      | Write-Through                                                            |
|---------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------|
| Hit?                | Write Cache                                                     | Write to Cache + Memory                                                  |
| Miss?               | Write to Memory                                                 | Write to Memory                                                          |
| Replace block?      | If evicted block is dirty, write to Memory                      | Do Nothing                                                               |
| Store w Allocate    | Write-Back                                                      | Write-Through                                                            |
| Hit?                | Write Cache                                                     | Write to Cache + Memory                                                  |
| Miss?               | Read from Memory to Cache, Allocate to LRU block Write to Cache | Read from Memory to Cache, Allocate to LRU block Write to Cache + Memory |
| Replace block?      | If evicted block is dirty, write to Memory                      | Do Nothing                                                               |

#### Next time

• Direct-mapped vs associative caches.



#### Next time

• Direct-mapped vs associative caches.

